# **Cooperation Profile** #### **Contact Details** | Organization Name | Inha University | |----------------------------|----------------------------------------------------------------------------| | <b>Contact Person Name</b> | Jongpil Ye (in collaboration with Prof. Serdar Onses at Erciyes University | | | and Dr. Olivier Pierre-Louis at Université Lyon 1) | | Department | Department of Materials Science and Engineering | | Phone Number | 82-32-860-7523 | | Email Address | jpye@inha.ac.kr | \* # **Organization** | Brief Description of Organization: | | |--------------------------------------------------------------------------------------------|--| | A university that conducts research and education across diverse academic fields including | | | engineering, natural sciences, social sciences, humanities, and medicine | | | Organization Type: | | | ■ University or College □ Research Institute □ Industry (Large) □ Industry (SME) | | | □ Public Body □ Other | | | 5 Keywords (Sector/Specialization): | | | Materials Science, Engineering, Natural Sciences, Information Technologies, Medicine | | ## **Project Idea** # Call/Topic Reference HORIZON-CL3-2025-02-CS-ECCC-05 # 5 Keywords (Project Idea) Physical Unclonable Function, Thin-film Processing, Kinetic Monte Carlo Simulation, Post Quantum Cryptography, Electronic Device #### **Expertise & Role** | Related Digital Field: | | | |-------------------------------------------------------------------------------------------------|--|--| | □ AI ■ AI Semiconductor □ Quantum □ Digital Contents □ Communication □ Cyber Security | | | | Offered Expertise: | | | | Thin-film and e-jet printing processes for fabricating electronic devices, Process optimization | | | | based on Kinetic Monte Carlo simulation | | | | Preferred Role: | | | | ☐ Coordinator ■ WP Leader ☐ Partner | | | ## **Looking for** #### **Expertise Needed** Post-Quantum Cryptography (e.g., lattice-based algorithms, NIST PQC standards), chip-level device integration (e.g., FPGA/ASIC design, PQC hardware accelerators) # **Expected Contribution** Design and optimization of Post-Quantum Cryptography algorithms, Hardware implementation (e.g., FPGA/ASIC design, hardware accelerators) to integrate with PUF-based security solutions